parent
c5821c1a3a
commit
2af4f6f634
@ -1,25 +0,0 @@ |
|||||||
From 974353557959d8ec1c022511cd1b3eeaa7ed482a Mon Sep 17 00:00:00 2001
|
|
||||||
From: Hauke Mehrtens <hauke@hauke-m.de>
|
|
||||||
Date: Sat, 4 Jun 2011 15:55:24 +0200
|
|
||||||
Subject: [PATCH 15/15] ssb: fix ssb clock rate according to broadcom source
|
|
||||||
|
|
||||||
This fix was done according to si_clock_rate function in broadcom siutils.c
|
|
||||||
|
|
||||||
Signed-off-by: Hauke Mehrtens <hauke@hauke-m.de>
|
|
||||||
---
|
|
||||||
drivers/ssb/main.c | 4 ++--
|
|
||||||
1 files changed, 2 insertions(+), 2 deletions(-)
|
|
||||||
|
|
||||||
--- a/drivers/ssb/main.c
|
|
||||||
+++ b/drivers/ssb/main.c
|
|
||||||
@@ -1002,8 +1002,8 @@ u32 ssb_calc_clock_rate(u32 plltype, u32
|
|
||||||
switch (plltype) {
|
|
||||||
case SSB_PLLTYPE_6: /* 100/200 or 120/240 only */
|
|
||||||
if (m & SSB_CHIPCO_CLK_T6_MMASK)
|
|
||||||
- return SSB_CHIPCO_CLK_T6_M0;
|
|
||||||
- return SSB_CHIPCO_CLK_T6_M1;
|
|
||||||
+ return SSB_CHIPCO_CLK_T6_M1;
|
|
||||||
+ return SSB_CHIPCO_CLK_T6_M0;
|
|
||||||
case SSB_PLLTYPE_1: /* 48Mhz base, 3 dividers */
|
|
||||||
case SSB_PLLTYPE_3: /* 25Mhz, 2 dividers */
|
|
||||||
case SSB_PLLTYPE_4: /* 48Mhz, 4 dividers */
|
|
@ -1,25 +0,0 @@ |
|||||||
From 974353557959d8ec1c022511cd1b3eeaa7ed482a Mon Sep 17 00:00:00 2001
|
|
||||||
From: Hauke Mehrtens <hauke@hauke-m.de>
|
|
||||||
Date: Sat, 4 Jun 2011 15:55:24 +0200
|
|
||||||
Subject: [PATCH 15/15] ssb: fix ssb clock rate according to broadcom source
|
|
||||||
|
|
||||||
This fix was done according to si_clock_rate function in broadcom siutils.c
|
|
||||||
|
|
||||||
Signed-off-by: Hauke Mehrtens <hauke@hauke-m.de>
|
|
||||||
---
|
|
||||||
drivers/ssb/main.c | 4 ++--
|
|
||||||
1 files changed, 2 insertions(+), 2 deletions(-)
|
|
||||||
|
|
||||||
--- a/drivers/ssb/main.c
|
|
||||||
+++ b/drivers/ssb/main.c
|
|
||||||
@@ -1002,8 +1002,8 @@ u32 ssb_calc_clock_rate(u32 plltype, u32
|
|
||||||
switch (plltype) {
|
|
||||||
case SSB_PLLTYPE_6: /* 100/200 or 120/240 only */
|
|
||||||
if (m & SSB_CHIPCO_CLK_T6_MMASK)
|
|
||||||
- return SSB_CHIPCO_CLK_T6_M0;
|
|
||||||
- return SSB_CHIPCO_CLK_T6_M1;
|
|
||||||
+ return SSB_CHIPCO_CLK_T6_M1;
|
|
||||||
+ return SSB_CHIPCO_CLK_T6_M0;
|
|
||||||
case SSB_PLLTYPE_1: /* 48Mhz base, 3 dividers */
|
|
||||||
case SSB_PLLTYPE_3: /* 25Mhz, 2 dividers */
|
|
||||||
case SSB_PLLTYPE_4: /* 48Mhz, 4 dividers */
|
|
Loading…
Reference in new issue