|
|
|
@ -1,6 +1,6 @@ |
|
|
|
|
--- /dev/null
|
|
|
|
|
+++ b/arch/powerpc/boot/cuboot-openrb.c
|
|
|
|
|
@@ -0,0 +1,71 @@
|
|
|
|
|
@@ -0,0 +1,77 @@
|
|
|
|
|
+/*
|
|
|
|
|
+ * Old U-boot compatibility for OpenRB boards
|
|
|
|
|
+ *
|
|
|
|
@ -26,16 +26,22 @@ |
|
|
|
|
+
|
|
|
|
|
+static bd_t bd;
|
|
|
|
|
+
|
|
|
|
|
+static void fixup_cf_card(void)
|
|
|
|
|
+static void fixup_perwe(void)
|
|
|
|
|
+{
|
|
|
|
|
+#define DCRN_CPC0_PCI_BASE 0xf9
|
|
|
|
|
+#define CF_CS0_BASE 0xff100000
|
|
|
|
|
+#define CF_CS1_BASE 0xff200000
|
|
|
|
|
+
|
|
|
|
|
+ /* Turn on PerWE instead of PCIsomething */
|
|
|
|
|
+ /* Turn on PerWE instead of PCIINT */
|
|
|
|
|
+ mtdcr(DCRN_CPC0_PCI_BASE,
|
|
|
|
|
+ mfdcr(DCRN_CPC0_PCI_BASE) | (0x80000000L >> 27));
|
|
|
|
|
+
|
|
|
|
|
+#undef DCRN_CPC0_PCI_BASE
|
|
|
|
|
+}
|
|
|
|
|
+
|
|
|
|
|
+static void fixup_cf_card(void)
|
|
|
|
|
+{
|
|
|
|
|
+#define CF_CS0_BASE 0xff100000
|
|
|
|
|
+#define CF_CS1_BASE 0xff200000
|
|
|
|
|
+
|
|
|
|
|
+ /* PerCS1 (CF's CS0): base 0xff100000, 16-bit, rw */
|
|
|
|
|
+ mtdcr(DCRN_EBC0_CFGADDR, EBC_B1CR);
|
|
|
|
|
+ mtdcr(DCRN_EBC0_CFGDATA, CF_CS0_BASE | EBC_BXCR_BU_RW | EBC_BXCR_BW_16);
|
|
|
|
@ -48,7 +54,6 @@ |
|
|
|
|
+ mtdcr(DCRN_EBC0_CFGADDR, EBC_B2AP);
|
|
|
|
|
+ mtdcr(DCRN_EBC0_CFGDATA, 0x080bd800);
|
|
|
|
|
+
|
|
|
|
|
+#undef DCRN_CPC0_PCI_BASE
|
|
|
|
|
+#undef CF_CS0_BASE
|
|
|
|
|
+#undef CF_CS1_BASE
|
|
|
|
|
+}
|
|
|
|
@ -58,6 +63,7 @@ |
|
|
|
|
+ ibm405ep_fixup_clocks(bd.bi_procfreq / 8);
|
|
|
|
|
+ ibm4xx_sdram_fixup_memsize();
|
|
|
|
|
+
|
|
|
|
|
+ fixup_perwe();
|
|
|
|
|
+ fixup_cf_card();
|
|
|
|
|
+
|
|
|
|
|
+ dt_fixup_mac_addresses(&bd.bi_enetaddr, &bd.bi_enet1addr);
|
|
|
|
|